An Induction Machine and Power Electronic Test System on FPGA 0 C9 ^* w8 X* z" E8 }
基于FPGA的感应机和电力电子测试系统 - d" m& S/ o6 _+ K3 {+ y: p, x4 \
Abstract. u* t% b2 s+ ]0 ~6 [
This paper presents an FPGA test system composed of an Induction Machine (IM), configurable as a Doubly-Fed Induction Machine (DFIM) or squirrel-cage induction machine, along with power electronic models suitable for virtual motor drive control development. The IM model is designed so that all parameters can be modified online. The power electronic part is customizable using a variable topology FPGA solver called Electric Hardware Solver (eHS). The system is designed for fast design iteration process by allowing circuit and parameter modification with a unique bitstream. The system allows control engineers to validate production controllers in real-time using a virtual IM. * p/ E, U+ J$ b: V0 P